Posted in

Digital Design

Digital Design

CompanyNXP Semiconductors
LocationAustin, TX, USA
Salary$Not Provided – $Not Provided
TypeFull-Time
DegreesMaster’s
Experience LevelJunior, Mid Level

Requirements

  • Master’s degree in Electrical Engineering, Electronics Engineering, or Computer Engineering (with related variants such as VLSI or Physics), foreign equivalent or related field.
  • Programming languages Python, C/C++
  • Microprocessor Architecture
  • ASIC & FPGA Design using Verilog
  • ASIC Verification
  • VLSI System Design
  • Design quality concepts, such as static timing closure and clock domain crossing
  • SoC architecture
  • Arm AMBA bus protocol standards.

Responsibilities

  • Perform semiconductor engineering design, development, and testing for firm products and devices in conjunction with product development for the electronic communications industry.
  • Review IP microarchitecture features and interface specifications with microarchitect and/or senior engineers.
  • Modify IP to replace coded hardware structures with standardized structures for clock-domain crossing (CDC), design-for-test (DFT), clocks and resets.
  • Execute RTL-to-RTL logic equivalency checks (LEC) and perform design quality checks, including Lint, clock domain crossing (CDC) analysis, static timing analysis (STA), Reset domain crossing (RDC), and run NXP specific IP release tools to document correctness of IP release.
  • Collaborate with verification team to develop test plans and complete verification execution to 100% coverage, and in developing improved methods of verification.
  • Track metrics during IP development, include development plan milestones, code and functional coverage, defect tickets.
  • Deliver completed IP, including RTL design and quality signoff evidence.

Preferred Qualifications

    No preferred qualifications provided.